

US006909641B2

## (12) United States Patent

Naso et al.

# (10) Patent No.: US 6,909,641 B2

(45) Date of Patent: \*Jun. 21, 2005

| (54) | FLASH MEMORY SECTOR TAGGING FOR  |
|------|----------------------------------|
|      | CONSECUTIVE SECTOR ERASE OR BANK |
|      | ERASE                            |

- (75) Inventors: Giovanni Naso, Frosinone (IT);
  Giovanni Santin, Santa Rufina (IT);
  Pasquale Pistilli, Avezzano (IT)
- (73) Assignee: Micron Technology, Inc., Boise, ID
- (\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35 U.S.C. 154(b) by 0 days.

This patent is subject to a terminal disclaimer.

- (21) Appl. No.: 10/706,133
- (22) Filed: Nov. 12, 2003
- (65) Prior Publication Data

US 2004/0240253 A1 Dec. 2, 2004

### Related U.S. Application Data

(63) Continuation of application No. 10/229,921, filed on Aug. 28, 2002, now Pat. No. 6,717,862.

| (30) | Foreign | Application | Priority 1 | Doto |
|------|---------|-------------|------------|------|
|      |         |             |            |      |

| Aug. 31, 2001 (IT) RM200        | 1 <b>A</b> 0530 |
|---------------------------------|-----------------|
| (51) Int. Cl. <sup>7</sup> G11C | 16/04           |
| (52) U.S. Cl                    | 185.11;         |
| 365/                            | 185.23          |
| (58) Field of Search            | 185.11,         |
| 365/185.23,                     | 185.29          |

### (56) References Cited

## U.S. PATENT DOCUMENTS

5,270,979 A 12/1993 Harari et al.

| 5,369,615 | Α  |   | 11/1994 | Harari et al.   |            |
|-----------|----|---|---------|-----------------|------------|
| 5,418,752 | Α  | * | 5/1995  | Harari et al    | 365/185.29 |
| 5,546,402 | Α  |   | 8/1996  | Niijima et al.  |            |
| 5,719,808 | Α  |   | 2/1998  | Harari et al.   |            |
| 5,798,968 | Α  |   | 8/1998  | Lee et al.      |            |
| 5,974,499 | Α  |   | 10/1999 | Norman et al.   |            |
| 5,999,446 | Α  |   | 12/1999 | Harari et al.   |            |
| 6,002,152 | Α  |   | 12/1999 | Guterman et al. |            |
| 6,016,270 | Α  | * | 1/2000  | Thummalapally   |            |
|           |    |   |         | et al           | 365/185.11 |
| 6,049,899 | Α  |   | 4/2000  | Auclair et al.  |            |
| 6,055,184 | Α  |   | 4/2000  | Acharya et al.  |            |
| 6,069,039 | Α  |   | 5/2000  | Lee et al.      |            |
| 6,175,891 | B1 |   | 1/2001  | Norman et al.   |            |
| 6,212,123 | B1 |   | 4/2001  | Norman et al.   |            |
| 6,704,222 | B2 | * | 3/2004  | Guterman et al  | 365/185.11 |
| 6,717,862 | B2 | * | 4/2004  | Naso et al      | 365/185.33 |
|           |    |   |         |                 |            |

### FOREIGN PATENT DOCUMENTS

| EP | 0 407 919 A2 | 1/1991 |
|----|--------------|--------|
| EP | 0 849 897 A2 | 6/1998 |

<sup>\*</sup> cited by examiner

Primary Examiner—Huan Hoang

(74) Attorney, Agent, or Firm-Leffert Jay & Polglaze, P.A.

### (57) ABSTRACT

A memory device includes an array of flash memory cells organized as a plurality of addressable sectors, control circuitry for controlling operations on the array of flash memory cells, and a plurality of sector tagging blocks, with each sector tagging block being associated with one sector of memory cells. Each sector tagging block is adapted to generate a select signal having a first logic level when its associated sector is addressed. The sector tagging blocks are further adapted to generate a common drain signal having a first logic level when any one of the associated sectors is tagged and addressed and to generate the common drain signal having a second logic level when no addressed associated sector is tagged.

## 18 Claims, 7 Drawing Sheets







Fig. 2



Fig. 3



Fig. 4







Fig. 7

#### 2

# FLASH MEMORY SECTOR TAGGING FOR CONSECUTIVE SECTOR ERASE OR BANK ERASE

### RELATED APPLICATION

This application is a continuation application of U.S. patent application Ser. No. 10/229,921, filed Aug. 28, 2002, now U.S. Pat. No. 6,717,862, entitled "FLASH MEMORY SECTOR TAGGING FOR CONSECUTIVE SECTOR ERASE OR BANK ERASE," which application is commonly assigned and claims priority to commonly assigned Italian Patent Application Serial No. RM2001A000530 filed Aug. 31, 2001.

### TECHNICAL FIELD OF THE INVENTION

The present invention relates generally to semiconductor memory devices, and in particular, the present invention relates to sector tagging for erase operations in flash memory devices

### BACKGROUND OF THE INVENTION

Semiconductor memory devices are rapidly-accessible memory devices. In a semiconductor memory device, the time required for storing and retrieving information generally is independent of the physical location of the information within the memory device. Semiconductor memory devices typically store information in a large array of cells.

Computer, communication and industrial applications are driving the demand for memory devices in a variety of electronic systems. One important form of semiconductor memory device includes a non-volatile memory made up of floating-gate memory cells called flash memory. Computer applications use flash memory to store BIOS firmware. Peripheral devices such as printers store fonts and forms on flash memory. Digital cellular and wireless applications consume large quantities of flash memory and are continually pushing for lower voltages and power demands. Portable applications such as digital cameras, audio recorders, personal digital assistants (PDAs) and test equipment also use flash memory as a medium to store data.

Memory devices are usually tested as part of the manufacturing process, and may also be tested by original equipment manufacturers (OEMs) making use of the memory devices, to help insure their reliability. These tests are generally performed by dedicated testing equipment, or tester hardware, capable of testing and communicating with multiple memory devices to increase the number of devices that can be tested in a given period of time.

During testing, many aspects of memory device operation may be performed. Some aspects of operation may be tested in a manner that is inconsistent with typical device operation. One example is the ability of the memory device to perform erase operations on its memory cells. While such erase operations may be performed on only one block of memory cells during normal use of the device, the erase operation in testing may be performed on many more cells simultaneously, such as multiple blocks of memory cells. Erase operations during testing may even extend to simultaneously erasing the entire memory array.

The erase operation is often performed in this manner, i.e., many blocks in parallel, to reduce the amount of time required of the tester hardware. If the tests were not performed in this manner, the tester hardware would need to 65 individually address each block of memory cells and initiate an erase operation. This would increase the demands on the

processor of the tester hardware. By increasing the number of memory cells to be erased in one erase operation on a memory device, the tester hardware can more quickly move on to the next memory device, thereby reducing the amount of processor time necessary for testing each device. This permits the tester hardware to test more memory devices concurrently. However, it is noted that erasing large numbers of memory cells may require power levels that are beyond the capabilities of the on-chip charge pumps used to generate the erase potentials, thus necessitating the use of externally-supplied erase potentials.

For the reasons stated above, and for other reasons stated below which will become apparent to those skilled in the art upon reading and understanding the present specification, there is a need in the art for alternative methods and apparatus to aid in erasing portions of a flash memory device during testing.

### SUMMARY OF THE INVENTION

The above-mentioned problems with memory devices and other problems are addressed by the present invention and will be understood by reading and studying the following specification.

Apparatus are provided to facilitate erasure of multiple sectors of a memory device during device testing without the need for externally-supplied erase potentials and with minimal involvement of the tester hardware. During a scan of sector addresses, sector tagging blocks of a memory device provide an output signal to a write state machine indicating whether the addressed sector is tagged for erasure. The sector tagging blocks facilitate resetting of tags on a global basis and setting of tags on a single, bank-wide and/or global basis. Once initiated, the erase operation proceeds to erase each tagged sector of the memory device without the need for externally-supplied erase potentials and without the need for further direction of the tester hardware. The methods are particularly useful for erasing all sectors of a memory device or all sectors of one memory bank of the memory device

For one embodiment, the invention provides a flash memory device. The memory device includes an array of flash memory cells organized as a plurality of addressable sectors, control circuitry for controlling operations on the array of flash memory cells, and a plurality of sector tagging blocks, with each sector tagging block being associated with one sector of memory cells. Each sector tagging block is adapted to generate a select signal having a first logic level when its associated sector is addressed. The sector tagging blocks are further adapted to generate a common drain signal having a first logic level when any one of the associated sectors is tagged and addressed and to generate the common drain signal having a second logic level when no addressed associated sector is tagged.

The invention further provides apparatus of varying scope.

### BRIEF DESCRIPTION OF THE DRAWINGS

- FIG. 1 is a functional block diagram of a basic flash memory device in accordance with an embodiment of the invention.
- FIG. 2 is a schematic of a portion of a flash memory device in accordance with an embodiment of the invention.
- FIG. 3 is a schematic of a sector tagging block in accordance with one embodiment of the invention.
- FIG. 4 is a schematic of a sector tagging block in accordance with another embodiment of the invention.

FIG. 5 is a schematic of a portion of the control circuitry of a memory device in accordance with an embodiment of the invention.

FIG. 6 is a flowchart of a sector erase operation in accordance with embodiments of the invention.

FIG. 7 is a timing diagram of a sector erase operation in accordance with an embodiment of the invention.

# DETAILED DESCRIPTION OF THE INVENTION

In the following detailed description of the present embodiments, reference is made to the accompanying drawings that form a part hereof, and in which is shown by way of illustration specific embodiments in which the inventions may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized and that process, electrical or mechanical changes may be made without departing from the scope of the present invention. The term substrate used in the following description includes any base semiconductor structure. Examples include silicon-on-sapphire (SOS) technology, silicon-on-insulator (SOI) technology, thin film transistor (TFT) technology, doped and undoped semiconductors, epitaxial layers of a silicon supported by a base semiconductor structure, as well as other semiconductor structures well known to one skilled in the art. Furthermore, when reference is made to a substrate in the following description, previous process steps may have been utilized to form regions/junctions in the base semiconductor structure, and the term substrate includes the underlying layers containing such regions/junctions. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims and equivalents thereof.

FIG. 1 is a functional block diagram of a basic flash memory device 100 in accordance with an embodiment of the invention. The memory device 100 includes an array of memory cells 102. The memory array 102 is arranged in a plurality of addressable banks. In one embodiment, the memory contains four memory banks 104, 106, 108 and 110. Each memory bank contains addressable rows and columns of memory cells organized as one or more sectors of memory cells, with each sector containing one or more blocks of memory cells and each block containing one or more rows of memory cells.

The data stored in the memory array 102 can be accessed using externally provided location addresses received by address register 112 via address signal connections 130. The address signals are decoded, and one or more target memory cells are selected in response to the decoded address signals, using decode and select circuitry 114.

Data is input and output through I/O circuit 122 via data connections 132. I/O circuit 122 includes data output 55 registers, output drivers and output buffers. Command execution logic 124 is provided to control the basic operations of the memory device 160 in response to control signals received via control signal connections 128. A state machine 126 may also be provided to control specific operations performed on the memory array and cells. The command execution logic 124 and/or state machine 126 can be generally referred to as control circuitry to control read, write, erase and other memory operations. The control circuitry is adapted to facilitate the methods of the various 65 embodiments. The data connections 132 are typically used for bidirectional data communication. The memory can be

coupled to an external processor 150 for operation or for testing. Examples of a processor 150 include a memory controller in a personal computer and a processor of tester hardware.

It will be appreciated by those skilled in the art that additional circuitry and control signals can be provided, and that the memory device of FIG. 1 has been simplified to help focus on the invention. It will further be understood that the above description of a memory device is intended to provide a general understanding of the memory and is not a complete description of all the elements and features of a typical memory device.

FIG. 2 is a schematic of a portion of a flash memory device in accordance with an embodiment of the invention. Features of the system relating to sector tagging are typically unavailable to an end user of the memory device, but are instead activated primarily during testing of the memory device. FIG. 2 represents portions of the control circuitry as well as the decode and select circuitry of the memory device.

During testing of the memory device, tester hardware provides a command to place the memory device in a test mode to facilitate erasure of one or more sectors of the memory device. In the various embodiments, the test mode is capable of erasing multiple sectors of the memory device in response to a single command from the tester hardware. The command may be a control signal received on a device input that is unavailable to a device end user, a combination or sequence of control signals received by the device, a specific potential level received by the device that is outside its normal operating parameters, or it may be some combination of these to indicate that the test mode should be entered. Once the command is received from the tester hardware, the memory device will initiate the desired erase operation internally without need for further input by the tester hardware. The tester hardware is then free to initiate an erase operation on a next memory device. The tester hardware need only monitor a status bit on the data lines of the memory devices to determine when or if the erase operations are successfully completed for each device. The initiation of test modes within a memory device and the monitoring for completion of a test mode are well understood in the art and will not be detailed herein.

The memory device of FIG. 2 includes a test modes control logic block 224 that is generally part of the command execution logic of the memory device. The test modes control logic block 224 initiates the sector erase operation in response to a command from tester hardware. The test modes control logic block 224 is coupled to sector tagging blocks 214 for providing a variety of control signals (described later herein) to control operation of the test mode. The memory device further includes the address path 212 for communicating address signals to the sector tagging blocks 214. There is one sector tagging block 214 for each sector 220 of a memory array. Each sector tagging block 214 provides a control signal or select signal bs to its corresponding sector 220. The select signal is indicative of whether one or more blocks of a sector are targeted, e.g., selected to be read, erased or programmed. The select signal has a first logic level, such as logic high, to indicate that the sector is selected and a second logic level, such as logic low, to indicate that the sector is not selected.

The sector tagging blocks 214 further provide a control signal or common drain signal bstagouth to the write state machine 226. The common drain signal has a first logic level, such as logic high, to indicate that no sector is tagged, and a second logic level, such as logic low, to indicate that

one or more sectors are tagged. For the embodiment shown in FIG. 2, the common drain signal is maintained at a supply potential, such as Vcc, through a pull-up resistor 227 unless pulled to a ground potential, such as Vss, by one or more of the sector tagging blocks 214.

The sector tagging blocks 214 generate the select signals bs in response to the address signals received from the address path 212 during normal operation. During a test mode in accordance with the embodiments of the invention, the sector tagging blocks 214 generate the select signals bs 10 in response to some combination of the address signals received from the address path 212 and the control signals received from the test modes control logic block 224.

The various embodiments are capable of performing one or more erase operations in response to a single command from tester hardware. The various embodiments are at least capable of performing a consecutive sector erase operation or a bank erase operation. The various embodiments may be further capable of performing a parallel sector erase operation or a single sector erase operation.

In a consecutive sector erase operation, a number of sectors of the memory device are erased in sequence, or consecutively. Generally, all sectors of the memory device are tagged for erasure using the sector tagging blocks 214 in conjunction with the test modes control logic block 224 and in response to the command from the tester hardware. The write state machine 226 then scans the addresses of the memory device and erases all tagged sectors.

A bank erase operation is similar to a consecutive sector erase operation except that only those sectors in one bank of the memory array are erased. In a bank erase operation, the sectors within a bank of the memory device are erased in sequence, or consecutively. Generally, all sectors of the memory bank are tagged for erasure using the sector tagging blocks 214 in conjunction with the test modes control logic block 224 and in response to the command from the tester hardware. The tagging status of sectors in other banks will remain unchanged. The write state machine 226 then scans the addresses of the memory device and erases all tagged sectors.

Embodiments of the sector tagging blocks 214 may further be adapted to remove tagging from all sectors of a memory device, or all sectors of a memory bank of the memory device, to reset the device for further testing.

During normal operation of the memory device, i.e., during use of the device rather than testing of the device, the sector tagging blocks 214 produce a select signal by having a first logic level, such as logic high, when the address signal corresponds to the sector associated with the sector tagging block and a second logic level, such as logic low, when the address signal does not correspond the associated sector. Also during normal operation, the common drain signal betagouth is preferably maintained at the supply potential to reduce current draw through the pull-up resistor.

During a sector erase operation in accordance with an embodiment of the invention, the sector tagging blocks 214 produce the select signal bs as during normal operation. However, the common drain signal bstagouth is pulled to the ground potential or a logic low level if one or more of the 60 sectors have been tagged for erasure and is actively addressed, i.e., its select signal bs has its first logic level. The write state machine scans the sector addresses of the memory device and performs an erase operation on each addressed sector while the common drain signal bstagouth 65 maintains its logic low level. If no addressed sector is tagged, the common drain signal bstagoutb will be pulled

back to the supply potential or a logic high level. While the common drain signal bstagouth has the logic high level, the write state machine will not perform the erase operation on an addressed sector.

FIG. 3 is a schematic of a sector tagging block 214 in accordance with one embodiment of the invention. The sector tagging block 214 of FIG. 3 includes a sector decoder 355 for decoding the address signals to determine whether the associated sector is being addressed. The output of the sector decoder 355 is coupled to the input of an inverter 360 whose output is coupled to one input of the NAND gate 365. The other input of the NAND gate 365 is coupled to receive the control signal or force select signal forceselb. For one embodiment, the control signal forceselb is common to all sector tagging blocks 214. The control signal forceselb is normally logic high to permit the select signal bs to be responsive only to the decoded address signals and can be set to a logic low level to force the select signal bs to assume the logic high level. The NAND gate 365 generates the resulting select signal bs.

The sector tagging block 214 further includes a tag latch 370 for latching a tag indicative of whether the associated sector is tagged for erasure. The tag latch 370 may contain a pair of reverse-coupled inverters as shown in FIG. 3. The output of the tag latch 370 may be set to a logic low level in response to a control signal or clear signal bstagclrb. As one example, the clear signal bstagclrb is applied to a gate of a p-channel field-effect transistor (pFET) 375 having its source coupled to receive a supply potential and its drain coupled to the input of the tag latch 370. When the clear signal bstagclrb is set to a logic low level, the pFET 375 couples the input of the tag latch 370 to receive the supply potential. The tag clear signal bstagclrb is common to all sectors of the memory device.

To set the output of the tag latch 370 to a logic high level, the input of the tag latch 370 is pulled to the ground potential. As one example, the control signal or tag set signal bstagset is applied to a gate of an n-channel field-effect transistor (nFET) 380 and the select signal bs is applied to a gate of an nFET 385. When the tag set signal bstagset and the select signal bs are each set to a logic high level, the nFETs 380 and 385 couple the input of the tag latch 370 to receive the ground potential. The tag set signal bstagset is common to all sectors of the memory device.

To produce the common drain signal bstagouth, a sector tagging block 214 pulls the common drain signal to the ground potential when the select signal bs has a logic level indicative of an addressed sector and when the output of the tag latch 370 has a logic level indicative of a tagged sector. As one example, the output of the tag latch 370 is indicative of a tagged sector when it has a logic high level. The common drain signal bstagouth can then be coupled to a ground potential using nFETs 390 and 395, having their gates coupled to receive the select signal bs and the output of the tag latch 370, respectively. When both signals have a logic high level, the common drain signal is pulled to the ground potential

To clear tags from all sectors using the embodiment of a sector tagging block 214 depicted in FIG. 3, the tag clear signal bstagclrb is set to a logic low level and the tag set signal bstagset is set to a logic low level. To set tags in all sectors using the embodiment of a sector tagging block 214 depicted in FIG. 3, the tag clear signal bstagclrb is set to a logic high level, the tag set signal bstagset is set to a logic high level and the force select, signal forceselb is set to a logic low level. To set tags in only one sector, i.e., an

addressed sector, the tag clear signal bstagelrb is set to a logic high level, the tag set signal bstagset is set to a logic high level and the force select signal forceselb is set to a logic high level. In this manner, the select signal bs only assumes the logic high level for the addressed sector.

FIG. 4 is a schematic of a sector tagging block 214 in accordance with another embodiment of the invention. The sector tagging block 214 of FIG. 4 is a variation on the sector tagging block 214 of FIG. 3. In the embodiment of FIG. 4, the sector tagging block further includes logic to permit 10 erasure of multiple sectors in parallel. To add this feature, the sector tagging block further includes a second NAND gate 465 having a first input coupled to the output of the tag latch 370 and a second input coupled to receive a control signal forceseltagb. For one embodiment, the control signal 15 forceseltagb is inverted by inverter 460 interposed between second input of the NAND gate 465 and the control node providing the control signal forceseltagb. The output of the second NAND gate 465 is provided to a third input of the NAND gate 365. The control signal forceseltagb can thus be 20 used to force the select signal bs to its logic high level when the associated sector has been tagged. This permits the activation of multiple sectors in parallel. For the example shown, the control signal forceseltagb is set to a logic high level for normal device operation or during consecutive 25 sector erase operations, and to a logic low level when a parallel sector erase operation is preferred. Note that on-chip charge pumps used to generate erase potentials are generally incapable of handling the power requirements for simultaneously erasing multiple sectors. This embodiment is shown 30 to demonstrate how the embodiments of the invention may be modified to permit parallel sector erase operations.

For another embodiment, each memory bank has its own force select signal forceselb, i.e., the force select signal is common only to those sectors within a given memory bank. 35 In this manner, tagging of multiple sectors can be restricted to one memory bank of the memory device. Resetting tags for the memory device, however, can still be performed globally as the tag latch can be reset without regard to the force select signal. FIG. 5 is a schematic of a portion of the 40 control circuitry of a memory device in accordance with an embodiment of the invention for generating a force select signal forceselb for each memory bank of the memory device as well as a global tag select signal bstagset. The schematic includes a decoder 555 for providing an output 45 signal corresponding to each bank of the memory device and indicating which bank is selected. The schematic includes a first inverter 565, having an input for receiving a first control signal indicative of whether a first memory bank is selected and having an output for providing the force select signal 50 forceselb for its associated memory bank. The schematic further includes a second inverter 5652 having an input for receiving a second control signal indicative of whether a second memory bank is selected and having an output for providing the force select signal forceselb for its associated 55 memory bank. The logic diagram further includes an OR gate 566 having a first input coupled to the input of the first inverter 565<sub>1</sub> and a second input coupled to the input of the second inverter 5652. The output of the OR gate 566 provides the global tag set signal bstagset having a logic high level when any of the outputs of the bank decoder 555 have a logic high level and having a logic low level when all of the outputs of the bank decoder 555 have a logic low level. While the schematic of FIG. 5 depicts the logic for a memory device having two memory banks, the example can 65 be extended to a memory device having any number of memory banks. For each case, the outputs of the bank

decoder 555 may be inverted to produce the corresponding force select signals forceselb and the outputs may be ORed to produce the global tag select signal bstagset.

FIG. 6 is a flowchart of a sector erase operation in accordance with embodiments of the invention. The process begins with the optional reset of the tags for the sectors of the memory device at action box 600. Resetting the tags is preferred to avoid accidental erasure of a sector when less than all sectors are desired to be erased. As one example, where a bank erase test mode is desired, it is preferred that all tags be reset prior to setting the tags for the selected memory bank. For a consecutive sector erase test mode for erasing all sectors of the memory device, there is no need to reset the tags as all sectors are desired to be tagged.

The sector erase test mode is chosen in action box 602 The sector erase test mode may be a consecutive sector erase test mode or a bank erase test mode. The initiation of the test mode may include defining a starting sector address. While the starting sector address is preferably the first sector address, e.g., for erasing all tagged sectors, there is no requirement that the erase operation begin with the first sector of the memory device. Where some other starting sector address is desired, the starting sector address may be supplied by the tester hardware as part of the command initiating the sector erase operation. For a bank erase test mode, the starting sector address may be defined as the first sector address of the selected memory bank. Upon choosing the desired test mode, tags are set for desired sectors at action box 604. After the desired sectors have been tagged, the force select signal(s) are set to a logic high level at action box 606 to permit the select signal bs to be responsive to the address signal.

The common drain signal bstagoutb is checked at decision box 608. If it indicates that the addressed sector is tagged, an erase algorithm is applied to the addressed sector at action box 610. The erase algorithm may be the standard erase procedure performed by a write state machine. The various embodiments are not dependent upon a specific erase procedure. If the common drain signal bstagoutb indicates that the addressed sector is not tagged, no erase algorithm is performed, i.e., the memory cells in the addressed sector are left unchanged, and the sector address is checked at decision box 612 to determine whether the sector address represents the last sector, such as the last sector of the memory bank or memory device.

If the sector address is the last sector, the sector erase operation is complete. The status bit can be updated to indicate that the sector erase operation has been successfully completed and the tester hardware can poll this status bit to determine when the test mode is complete. If the sector address is not the last sector at decision box 612, the sector address is incremented at action box 614 and control returns to decision box 608 to determine the logic value of the common drain signal bstagoutb for the new sector address.

FIG. 7 is a timing diagram of a sector erase operation in accordance with an embodiment of the invention. The timing diagram of FIG. 7 includes receiving a first code at  $t_0$  to initiate resetting of all sector tags, which is desirable for a bank erase test mode. For a consecutive sector erase test mode, the resetting of the sector tags may be eliminated, i.e., the timing diagram could begin at time  $t_1$ . At time  $t_1$ , a second code is received to set the desired sector tags. For a bank erase test mode, this includes all tags within one memory bank of the memory device. The selected memory bank may be indicated through the sector address also received at time  $t_1$ . For a consecutive sector erase test mode,

the tags should be set for each sector of the memory device. The sector address received at time  $t_1$  may be used to define the starting sector address.

One or more subsequent codes, e.g., hexadecimal codes **20** and D**0** received at times t<sub>2</sub> and t<sub>3</sub>, respectively, may be <sup>5</sup> used to initiate the appropriate sector erase operation of the selected test mode. This completes the command sequence from the tester hardware. Subsequent performance of the sector erase operation is internal to the memory device. Upon completion, at time t<sub>n</sub>, the status bit is updated for <sup>10</sup> polling by the tester hardware to verify completion of the test mode.

As recognized by those skilled in the art, memory devices of the type described herein are generally fabricated as an integrated circuit containing a variety of semiconductor devices. The integrated circuit is supported by a substrate. Integrated circuits are typically repeated multiple times on each substrate. The substrate is further processed to separate the integrated circuits into dies as is well known in the art.

The foregoing figures were used to aid the understanding of the accompanying text. However, the figures are not drawn to scale and relative sizing of individual components are not necessarily indicative of the relative dimensions of such individual components in application. Accordingly, the drawings are not to be used for dimensional characterization.

### CONCLUSION

Methods and apparatus have been described to facilitate erasure of multiple sectors of a memory device during 30 device testing without the need for externally-supplied erase potentials and with minimal involvement of the tester hardware. During a scan of sector addresses, sector tagging blocks of a memory device provide an output signal to a write state machine indicating whether the addressed sector 35 is tagged for erasure. The sector tagging blocks facilitate resetting of tags on a global basis and setting of tags on a single, bank-wide and/or global basis. Once initiated, the erase operation proceeds to erase each tagged sector of the memory device without the need for externally-supplied 40 erase potentials and without the need for further direction of the tester hardware. The methods are particularly useful for erasing all sectors of a memory device or all sectors of one memory bank of the memory device.

Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations of the invention will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations of the invention. It is manifestly intended that this invention be limited only by the following claims and equivalents thereof.

What is claimed is:

- 1. A flash memory device, comprising:
- an array of flash memory cells organized as a plurality of addressable sectors;
- control circuitry for controlling operations on the array of  $\,$   $_{60}$  flash memory cells; and
- a plurality of sector tagging blocks, with each sector tagging block being associated with one sector of memory cells;
- wherein each sector tagging block is adapted to generate 65 a select signal having a first logic level when its associated sector is addressed;

- wherein the plurality of sector tagging blocks is adapted to generate a common drain signal having a first logic level when any one of the associated sectors is tagged and addressed; and
- wherein the plurality of sector tagging blocks is adapted to generate the common drain signal having a second logic level when no addressed associated sector is tagged.
- 2. The memory device of claim 1, wherein the control circuitry is adapted to erase an addressed sector of the memory device when the common drain signal has its first logic level.
- 3. The memory device of claim 1, wherein the control circuitry is adapted to scan addresses of the sectors and to erase each addressed sector of the memory device if the common drain signal has its first logic level when that sector is addressed.
- **4.** The memory device of claim **3**, wherein the control circuitry is further adapted to scan addresses of the sectors from a first sector address to a last sector address.
- 5. The memory device of claim 4, wherein the first sector address corresponds to a sector of the memory device other than a first sector of the memory device.
  - 6. A flash memory device, comprising:
  - an array of flash memory cells organized as a plurality of addressable memory banks, each memory bank comprising a plurality of addressable sectors of memory cells:
  - control circuitry for controlling operations on the array of flash memory cells, the control circuitry comprising:
    - a bank decoder having a plurality of outputs, the outputs for respectively providing an output signal corresponding to each bank of the memory device and indicating which bank is selected;
    - a plurality of inverters, each inverter associated with one of the memory banks and one of the outputs of the bank decoder, each inverter having an input for receiving the output signal from the associated output of the bank decoder and an output for providing a first control signal for the associated memory bank; and
    - an OR gate having a plurality of inputs, the inputs of the OR gate respectively coupled to the outputs of the bank decoder, an output of the OR gate for outputting a second control signal having a logic high level when any of the outputs of the bank decoder have a logic high level and having a logic low level when all of the outputs of the bank decoder have a logic low level; and
  - a plurality of sector tagging blocks for each bank, wherein each sector tagging block is associated with one addressable sector of memory cells of a given bank and wherein each sector tagging block comprises:
    - a sector decoder for receiving a sector address and generating a decoded address signal on an output;
    - logic circuitry for generating a select signal at an output of the logic circuitry, the logic circuitry having an input for receiving the first control signal from the inverter corresponding to the given bank and an input for receiving the decoded address signal, wherein the select signal is generated in response to at least the decoded address signal and the first control signal from the inverter corresponding to the given bank;
    - a first field-effect transistor having a gate coupled to the output of the logic circuitry, a first source/drain region coupled to a third control signal node, and a second source/drain region;

11

- a second field-effect transistor having a gate, a first source/drain region coupled to the second source/ drain region of the first field-effect transistor, and a second source/drain region coupled to a first ground potential node;
- a latch having an output coupled to the gate of the second field effect transistor and having an input;
- a third field-effect transistor having a gate coupled to the output of the OR gate for receiving the second control signal therefrom, a first source/drain region coupled to a supply potential node, and a second source/drain region coupled to the input of the latch;
- a fourth field-effect transistor having a gate coupled to a fourth control signal node, a first source/drain region coupled to the input of the latch, and a second source/drain region; and
- a fifth field-effect transistor having a gate coupled to the output of the logic circuitry, a first source/drain region coupled to the second source/drain region of the fourth field-effect transistor, and a second source/drain region coupled to a second ground potential 20 node.
- 7. The memory device of claim 6, wherein the first, second, fourth and fifth field-effect transistors are n-channel field-effect transistor and the third field-effect transistor is a p-channel field-effect transistor.
- 8. The memory device of claim 6, wherein the latch further comprises a pair of reverse-coupled inverters.
- 9. The flash memory device of claim 6, wherein the third control signal node is adapted to be pulled up to a supply potential through a pull-up resistor when it is isolated from the first ground potential node.
- 10. The flash memory device of claim 9, wherein the second control signal node is adapted to be pulled down toward a ground potential when it is coupled to the first ground potential node.
  - 11. A flash memory device, comprising:
  - an array of flash memory cells organized as a plurality of addressable sectors:
  - control circuitry for controlling operations on the array of flash memory cells; and
  - a plurality of sector tagging blocks, wherein each sector tagging block is associated with one sector of memory cells and wherein each sector tagging block comprises:
    - an address decoder for receiving a sector address on an input and generating a decoded address signal on an 45 output:
    - a first inverter having an input coupled to the output of the address decoder and having an output;
    - a first NAND gate having a first input coupled to the output of the first inverter, a second input coupled to 50 a first control signal node, and an output for providing a select signal, wherein the first control signal node is common to each sector of the array of flash memory cells:
    - a first field-effect transistor having a gate coupled to the 55 output of the first NAND gate, a first source/drain region coupled to a second control signal node, and a second source/drain region;
    - a second field-effect transistor having a gate, a first source/drain region coupled to the second source/ 60 drain region of the first field-effect transistor; and a second source/drain region coupled to a first ground potential node;
    - a latch having an output coupled to the gate of the second field effect transistor and having an input;
    - a third field-effect transistor having a gate coupled to a third control signal node, a first source/drain region

12

- coupled to a supply potential node, and a second source/drain region coupled to the input of the latch;
- a fourth field-effect transistor having a gate coupled to a fourth control signal node, a first source/drain region coupled to the input of the latch, and a second source/drain region;
- a fifth field-effect transistor having a gate coupled to the output of the first NAND gate, a first source/drain region coupled to the second source/drain region of the fourth field-effect transistor, and a second source/drain region coupled to a second ground potential node:
- a second inverter having an input coupled to a fifth control signal node and having an output;
- a second NAND gate having a first input coupled to the output of the second inverter, a second input coupled to the output of the latch, and an output coupled to a third input of the first NAND gate.
- 12. The flash memory device of claim 11, wherein the array of flash memory cells is further organized as a plurality of addressable memory banks, each memory bank comprising a plurality of addressable sectors, and wherein each memory bank has a first control signal node common to only those sectors contained in that memory bank.
- 13. The flash memory device of claim 11, wherein the second control signal node is adapted to be pulled up to a supply potential through a pull-up resistor when it is isolated from the first ground potential node.
- 14. The flash memory device of claim 13, wherein the second control signal node is adapted to be pulled down toward a ground potential when it is coupled to the first ground potential node.
  - 15. A flash memory device, comprising:
  - an array of flash memory cells organized as a plurality of addressable memory banks, each memory bank comprising a plurality of addressable sectors of memory cells:
  - control circuitry for controlling operations on the array of flash memory cells, the control circuitry comprising:
    - a bank decoder having a plurality of outputs, the outputs for respectively providing an output signal corresponding to each bank of the memory device and indicating which bank is selected;
    - a plurality of first inverters, each first inverter associated with one of the memory banks and one of the outputs of the bank decoder, each first inverter having an input for receiving the output signal from the associated output of the bank decoder and an output for providing a first control signal for the associated memory bank; and
    - an OR gate having a plurality of inputs, the inputs of the OR gate respectively coupled to the outputs of the bank decoder, an output of the OR gate for outputting a second control signal having a logic high level when any of the outputs of the bank decoder have a logic high level and having a logic low level when all of the outputs of the bank decoder have a logic low level; and
  - a plurality of sector tagging blocks for each bank, wherein each sector tagging block is associated with one addressable sector of memory cells of a given bank and wherein each sector tagging block comprises:
    - a sector decoder for receiving a sector address and generating a decoded address signal on an output;
    - a second inverter having an input coupled to the output of the address decoder and having an output;
    - a first NAND gate having a first input coupled to the output of the first inverter corresponding to the given

14

- bank, a second input coupled to the output of the second inverter, and an output for providing a select signal;
- a first field-effect transistor having a gate coupled to the output of the first NAND gate, a first source/drain 5 region coupled to a third control signal node, and a second source/drain region;
- a second field-effect transistor having a gate, a first source/drain region coupled to the second source/drain region of the first field-effect transistor, and a second source/drain region coupled to a first ground potential node;
- a latch having an output coupled to the gate of the second field effect transistor and having an input;
- a third field-effect transistor having a gate coupled to 15 the output of the OR gate for receiving the second control signal therefrom, a first source/drain region coupled to a supply potential node, and a second source/drain region coupled to the input of the latch;
- a fourth field-effect transistor having a gate coupled to 20 a fourth control signal node, a first source/drain region coupled to the input of the latch, and a second source/drain region; and
- a fifth field-effect transistor having a gate coupled to the output of the first NAND gate, a first source/drain

region coupled to the second source/drain region of the fourth field-effect transistor, and a second source/ drain region coupled to a second ground potential node.

- 16. The flash memory device of claim 15, wherein each sector tagging block further comprises:
- a third inverter having an input coupled to a fifth control signal node and having an output;
- a second NAND gate having a first input coupled to the output of the third inverter, a second input coupled to the output of the latch, and an output coupled to a third input of the first NAND gate.
- 17. The flash memory device of claim 15, wherein the third control signal node is adapted to be pulled up to a supply potential through a pull-up resistor when it is isolated from the first ground potential node.
- 18. The flash memory device of claim 17, wherein the third control signal node is adapted to be pulled down toward a ground potential when it is coupled to the first ground potential node.

\* \* \* \* \*